[INTEL NAVIGATION HEADER]

AB-38 Interfacing the 82786 Graphics Coprocessor to the 8051

Interfacing the 82786 to the 8051 presents some interesting challenges, but can be accomplished with a little additional logic and software. Since the 82786 looks like a DRAM controller to the host CPU, wait states are often required when accessing the coprocessor. Since wait states are not supported by the 8051, latching transceivers and dummy read and write cycles are used to communicate with the 82786. Byte swapping is also required in the external logic to allow the 8 bit 8051 to read and write the 16 bit graphics memory supported by the 82786. This byte swapping is accomplished with the latching transceivers as well. All of the control logic is implemented in an Intel 5C060 EPLD, allowing the entire interface to fit into three 24 pin DIPs.


File Name/Size:
27052803.pdf
227369 bytes
Download From:
Developers' Insight CD-ROM


Legal Stuff © 1997 Intel Corporation
Free Web Hosting