## SC3XXX Low Skew Clock Drivers

- Up to 20 Clock Outputs (Optional 10 Outputs)
- All Outputs Leading Edge Synchronized to £ 500 ps
- Source Series Terminated No Additional On-Board Termination Required
- Support TTL Output Clock Rates to 80 MHz
- Accepts Either TTL or Differential PECL (+5 V Referenced ECL) Inputs
- Small Outline 52-Pin PQFP Package (Optional 28-Pin SOIC)

AMCC's SC3XXX family of clock drivers are specifically designed to distribute multiple clock signals. The drivers distribute up to 20 copies of a reference clock with low skew while effectively limiting induced ground noise. Use of a complementary (source and sink) 24 mA peak output driver limits leading edge skew among all outputs to £ 500 ps at frequencies up to 80 MHz.

These circuits provide "source (series) termination" designed to match the impedance of the most common printed circuit board (PCB) traces. The combination of the patented output driver with source termination effectively eliminates overshoot and undershoot without any additional on-board termination networks. The drivers are designed to support symmetrical rise/fall times of less than 1.5 nS without "ground bounce." AMCC has the broadest line of precision clock and timing products designed to meet the needs of your i960® microprocessor-based system.

| PN             | Output Fraquency with<br>Respect to Input Fraquency |                      |                             |                                                  |
|----------------|-----------------------------------------------------|----------------------|-----------------------------|--------------------------------------------------|
|                | l miail<br>Outputs                                  | Number of<br>Origins | Number of<br>Onlpute<br>: 2 | Number of<br>Selectable<br>Outputs<br>: 2 or : 4 |
| 30 e00         | .5.                                                 | 1.1                  | # +1 · · · 2                | 5 42 cm (I                                       |
| 5025061        |                                                     | 13                   | 7:1                         | N/A                                              |
| <b>2</b> 03967 | 200                                                 | 13                   | N/A                         | 10 42 5 4                                        |
| 50'8508"       | 20                                                  | 23                   | N-A                         | N/A                                              |
| 5044 17        | 1C                                                  | 5                    | 18/8                        | 0:2014                                           |
| SD35 9'        | 10                                                  | 10                   | N/A                         | N/A                                              |
| 807628         | - 7                                                 | 5                    | 4                           | N/A                                              |
| (0.05%)        | 10                                                  | 3                    | 7                           | 1965                                             |
| 903029         | 1C                                                  | 10                   | P/6N                        | 6.65                                             |
| 303029         | IC                                                  | 10                   | F/6V                        | F. 75                                            |
| 803983°        | 14                                                  | 8                    | 2                           | 1.4                                              |

rAise available in SV

PROCESSORS SUPPORTED:

i960® Processor Family

AVAILABILITY:

Production quantities available now

CONTACT:

Applied Micro Circuits Corporation

6195 Lusk Blvd.

San Diego, CA 92121-2793 Phone: (800) 755-2622

FAX (619) 450-9885 e-mail: ctpr@amcc.com

For international contacts see Appendix B.

